DocumentCode :
1399840
Title :
The effects of interconnect process and snapback voltage on the ESD failure threshold of NMOS transistors
Author :
Chen, Kueing-long
Author_Institution :
Texas Instrum. Inc., Dallas, TX, USA
Volume :
35
Issue :
12
fYear :
1988
fDate :
12/1/1988 12:00:00 AM
Firstpage :
2140
Lastpage :
2145
Abstract :
The electrostatic discharge (ESD) failure threshold of NMOS transistors in a shelf-aligned TiSi2 process has been identified to be sensitive to both interconnect processes and device structures. For a consistently good ESD protection level, there is a maximum limit of TiSi2 thickness formed on a shallow junction. The thickness is less than that required to ensure a low junction leakage current. The effect of contact processes on ESD is also studied. Both the size and quantity of contacts on the source-drain area of NMOS transistors have important effects on the ESD failure threshold of the NMOS transistor. The ESD failure threshold voltage an NMOS transistor is strongly correlated with the snapback voltage of its lateral parasitic bipolar transistor. The ESD pass voltage or the highest current that an NMOS transistor can withstand is a decreasing function of its parasitic bipolar snapback voltage. This finding explains why an abrupt junction device has a higher ESD failure threshold voltage than a graded-junction device. The gate potential of an NMOS transistor also has important effects on its failure threshold voltage
Keywords :
CMOS integrated circuits; VLSI; electrostatic discharge; failure analysis; insulated gate field effect transistors; integrated circuit technology; overvoltage protection; ESD failure threshold voltage; ESD pass voltage; NMOS transistors; TiSi2 thickness; abrupt junction device; contact processes; device structures; effects of interconnect process; electrostatic discharge; gate potential; graded-junction device; lateral parasitic bipolar transistor; parasitic bipolar snapback voltage; shallow junction; shelf-aligned TiSi2 process; snapback voltage; source-drain area; Bipolar transistors; CMOS technology; Circuits; Electrostatic discharge; MOS devices; MOSFETs; P-i-n diodes; Protection; Threshold voltage; Thyristors;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/16.8788
Filename :
8788
Link To Document :
بازگشت