DocumentCode :
1401295
Title :
Design and analysis of a reduced phase error digital carrier recovery architecture for high-order quadrature amplitude modulation signals
Author :
Bornoosh, B. ; Nabavi, A.
Author_Institution :
Electr. & Electron. Fac., Tarbiat Modares Univ., Tehran, Iran
Volume :
4
Issue :
18
fYear :
2010
Firstpage :
2196
Lastpage :
2207
Abstract :
With increasing order of quadrature amplitude modulation (QAM), the bandwidth efficiency is improved in digital communication. However, in practice, the modulation order is limited, since conventional digital carrier recovery (CR) algorithms give rise to unacceptable phase error. The authors present an efficient software-aided technique for phase error reduction in CR for high-order QAM, based on the simple and well-known fourth power CR loop. Analytical and simulation results indicate that the new technique has several attractive features such as approximate of invariance of phase error improvement over modulation order and low hardware complexity for modulation orders as high as 256-QAM. Experimental results for 64 and 256-QAM illustrate phase error variance of less than -110-dBc/Hz at the frequency offset of 10-kHz, that is, 30-dB reduction of phase error variance or 3-dB increase in system processing gain compared to the conventional fourth power CR loop. This allows a significant improvement of bandwidth efficiency by increasing the modulation order, at the cost of slight complexity overhead.
Keywords :
quadrature amplitude modulation; QAM; bandwidth efficiency; digital communication; high-order quadrature amplitude modulation signals; phase error digital carrier recovery architecture; system processing gain;
fLanguage :
English
Journal_Title :
Communications, IET
Publisher :
iet
ISSN :
1751-8628
Type :
jour
DOI :
10.1049/iet-com.2009.0762
Filename :
5664824
Link To Document :
بازگشت