DocumentCode :
1401885
Title :
Dynamic frequency tracking and phase error compensation clock de-skew buffer
Author :
Cheng, K.-H. ; Hong, K.-W. ; Lo, Yu-Lung ; Wu, Chung-Lin ; Lee, Chia-Han
Author_Institution :
Dept. of Electron. Eng., Nat. Central Univ., Jhongli, Taiwan
Volume :
46
Issue :
25
fYear :
2010
Firstpage :
1653
Lastpage :
1655
Abstract :
Proposed is a dynamic frequency tracking and phase error compensation clock de-skew buffer (CDSB) to reduce the clock skew between the input and output clocks of a chip. The proposed CDSB tracks the dynamic frequency in two clock cycles. Also, the CDSB utilises a fine tune circuit which is based on a cyclic rotation algorithm to compensate for the dynamic phase error. Measured results show that the operating frequencies of the CDSB are from 200 to 450 MHz. Also, the CDSB tracks the dynamic frequency in two clock cycles. The power consumption, RMS jitter, and peak-to-peak jitter of the CDSB are 9.71 mW, 2.7 ps, and 31.3 ps at 450 MHz.
Keywords :
clocks; RMS jitter; cyclic rotation algorithm; dynamic frequency tracking; dynamic phase error; frequency 200 MHz to 450 MHz; peak-to-peak jitter; phase error compensation clock de-skew buffer; power 9.71 mW; power consumption; time 2.7 ps; time 31.3 ps;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2010.2872
Filename :
5665814
Link To Document :
بازگشت