Title :
A 400-MHz S/390 microprocessor
Author :
Webb, Charles F. ; Anderson, Carl J. ; Sigal, Leon ; Shepard, Kenneth L. ; Liptay, John S. ; Warnock, James D. ; Curran, Brian ; Krumm, Barry W. ; Mayo, Mark D. ; Camporese, Peter J. ; Schwarz, Eric M. ; Farrell, Mark S. ; Restle, Phillip J. ; Averill, Ro
Author_Institution :
IBM Corp., Poughkeepsie, NY, USA
fDate :
11/1/1997 12:00:00 AM
Abstract :
A microprocessor implementing IBM S/390 architecture operates in a 10+2 way system at frequencies up to 411 MHz (2.43 ns). The chip is fabricated in a 0.2-μm Leff CMOS technology with five layers of metal and tungsten local interconnect. The chip size is 17.35 mm×17.30 mm with about 7.8 million transistors. The power supply is 2.5 V and measured power dissipation at 300 MHz is 37 W. The microprocessor features two instruction units (IUs), two fixed point units (FXUs), two floating point units (FPUs), a buffer control element (BCE) with a unified 64-KB L1 cache, and a register unit (RU). The microprocessor dispatches one instruction per cycle. The dual-instruction, fixed, and floating point units are used to check each other to increase reliability and not for improved performance. A phase-locked-loop (PLL) provides a processor clock that runs at 2× the system bus frequency. High-frequency operation was achieved through careful static circuit design and timing optimization, along with limited use of dynamic circuits for highly critical functions, and several different clocking/latching strategies for cycle time reduction. Timing-driven synthesis and placement of the control logic provided the maximum flexibility with minimum turnaround time. Extensive use of self-resetting CMOS (SRCMOS) circuits in the on-chip L1 cache provides a 2.0-ns access time and up to 500 MHz operation
Keywords :
CMOS digital integrated circuits; VLSI; computer architecture; integrated circuit design; logic design; microprocessor chips; timing; 0.2 micron; 2 to 2.43 ns; 2.5 V; 37 W; 400 to 500 MHz; 64 KB; CMOS technology; IBM S/390 architecture; PLL processor clock; S/390 microprocessor; W; W local interconnect; buffer control element; cycle time reduction; fixed point units; floating point units; high-frequency operation; instruction units; latching strategies; phase-locked-loop; register unit; self-resetting CMOS circuits; static circuit design; timing optimization; timing-driven placement; timing-driven synthesis; unified L1 cache; CMOS technology; Circuit synthesis; Clocks; Frequency; Integrated circuit interconnections; Microprocessors; Phase locked loops; Power supplies; Power system interconnection; Tungsten;
Journal_Title :
Solid-State Circuits, IEEE Journal of