DocumentCode :
1402650
Title :
Turbo Decoder Using Contention-Free Interleaver and Parallel Architecture
Author :
Wong, Cheng-Chi ; Lai, Ming-Wei ; Lin, Chien-Ching ; Chang, Hsie-Chia ; Lee, Chen-Yi
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
45
Issue :
2
fYear :
2010
Firstpage :
422
Lastpage :
432
Abstract :
This paper introduces a turbo decoder that utilizes multiple soft-in/soft-out (SISO) decoders to decode one codeword. In addition, each SISO decoder is modified to allow simultaneous execution over multiple successive trellis stages. The design issues related to the architecture with parallel high-radix SISO decoders are discussed. First, a contention-free interleaver for the hybrid parallelism is presented to overcome the complicated collision problem as well as reduce interconnection network complexity. Second, two techniques for the high-speed add-compare-select (ACS) circuits are given to lessen area overhead of the SISO decoder. Third, a modification of the processing schedule is made for higher operating efficiency. Two designs with parallel architecture have been implemented. The first design with 32 SISO decoders, each of which processes 2 symbols per cycle, has 160 Mb/s and 0.22 nJ/b/iter after measurement. The second design uses 16 SISO decoders to deal with 4 symbols per cycle and achieves 100% efficiency, leading to 1000 Mb/s and 0.15 nJ/b/iter in post-layout simulation.
Keywords :
decoding; digital arithmetic; interleaved codes; parallel architectures; trellis codes; turbo codes; ACS circuit; codeword; contention-free interleaver; high-radix SISO decoder; high-speed add-compare-select circuit; interconnection network complexity; parallel architecture; processing schedule; soft-in/soft-out decoder; trellis stage; turbo decoder; Circuits; Code standards; Concatenated codes; Forward error correction; Interleaved codes; Iterative decoding; Multiprocessor interconnection networks; Parallel architectures; Parity check codes; Turbo codes; Contention-free interleaver; parallel architecture; turbo codes;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2009.2038428
Filename :
5405155
Link To Document :
بازگشت