DocumentCode :
1403484
Title :
A 60-MHz 240-mW MPEG-4 videophone LSI with 16-Mb embedded DRAM
Author :
Takahashi, Masafumi ; Nishikawa, Tsuyoshi ; Hamada, Mototsugu ; Takayanagi, Toshinari ; Arakida, Hideho ; Machida, Noriaki ; Yamamoto, Hideaki ; Fujiyoshi, Toshihide ; Ohashi, Yoko ; Yamagishi, Osamu ; Samata, Tatsuo ; Asano, Atsushi ; Terazawa, Toshihiro
Author_Institution :
Syst. LSI Res. & Dev. Centre, Toshiba Corp., Kawasaki, Japan
Volume :
35
Issue :
11
fYear :
2000
Firstpage :
1713
Lastpage :
1721
Abstract :
A 240-mW single-chip MPEG-4 videophone LSI with a 16-Mb embedded DRAM is fabricated utilizing a 0.25-/spl mu/m CMOS triple-well quad-metal technology. The videophone LSI is applied to the 3GPP 3G-324M video-telephony standard for IMT-2000, and implements the MPEG-4 video SPL1 codec, the AMR speech codec, and the ITU-T H.223 Annex B multiplexing/demultiplexing at the same time. Three 16-bit multimedia-extended RISC processors, dedicated hardware accelerators, and a 16-Mb embedded DRAM are integrated on a 10.84 mm/spl times/10.84 mm die. It also integrates camera, display, audio, and network interfaces required for a mobile video-phone terminal. In addition to conventional low-power techniques, such as clock gating and parallel operation, some new low-power techniques are also employed. These include an embedded DRAM with optimized configuration, a low-power motion estimator, and the adoption of the variable-threshold voltage CMOS (VT-CMOS). The MPEG-4 videophone LSI consumes 240 mW at 60 MHz, which is only 22% of that for a conventional multichip design. Variable threshold voltage CMOS reduces standby leakage current to 26 /spl mu/A, which is only 17% of that for the conventional CMOS design.
Keywords :
CMOS digital integrated circuits; CMOS memory circuits; VLSI; application specific integrated circuits; data compression; digital signal processing chips; high-speed integrated circuits; low-power electronics; motion estimation; multimedia computing; parallel architectures; random-access storage; reduced instruction set computing; speech codecs; telecommunication computing; video codecs; video coding; videotelephony; 0.25 micron; 16 Mbit; 240 mW; 26 muA; 3GPP 3G-324M video-telephony standard; 60 MHz; AMR speech codec; ASIC; CMOS triple-well quad-metal technology; IMT-2000; ITU-T H.223 Annex B multiplexing/demultiplexing; MPEG-4 video SPL1 codec; MPEG-4 videophone LSI; VT-CMOS; audio interface; camera interface; clock gating; dedicated hardware accelerators; display interface; embedded DRAM; low-power motion estimator; low-power techniques; mobile video-phone terminal; multimedia-extended RISC processors; network interface; parallel operation; system LSI; variable-threshold voltage CMOS; CMOS technology; Cameras; Code standards; Demultiplexing; Hardware; Large scale integration; MPEG 4 Standard; Random access memory; Reduced instruction set computing; Speech codecs;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.881219
Filename :
881219
Link To Document :
بازگشت