DocumentCode :
1404021
Title :
Efficient parallel adder based design for one-dimensional discrete cosine transform
Author :
Guo, J.-I.
Author_Institution :
Dept. of Electron. Eng., Nat. Lien-Ho Inst. of Technol., Miao-Li, Taiwan
Volume :
147
Issue :
5
fYear :
2000
fDate :
10/1/2000 12:00:00 AM
Firstpage :
276
Lastpage :
282
Abstract :
The author proposes an efficient parallel adder based design for the one-dimensional (1-D) discrete cosine transform (DCT). A new algorithm is developed that exploits the merits of cyclic convolution to facilitate the realisation of a 1-D any-length DCT using parallel adders. Based on this algorithm, the proposed design possesses the advantages of low hardware cost, low input/output (I/O) cost, high computing speed, and high flexibility in transform length. Considering an example using 16-bit coefficients, the proposed design can save about 58% and 80% of the gate area, as compared with the distributed arithmetic (DA)-based designs, for the 64 and 128 transform lengths, respectively
Keywords :
CMOS logic circuits; adders; convolution; discrete cosine transforms; logic design; parallel algorithms; parallel architectures; performance evaluation; signal processing; 1D discrete cosine transform; CMOS implementation; cyclic convolution; high computing speed; low hardware cost; low input/output cost; one-dimensional DCT; parallel adder based design;
fLanguage :
English
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2409
Type :
jour
DOI :
10.1049/ip-cds:20000674
Filename :
881826
Link To Document :
بازگشت