Title :
Design of high performance double edge-triggered flip-flops
Author :
Mishra, S.M. ; Rofail, S.S. ; Yeo, K.S.
Author_Institution :
Nanyang Technol. Univ., Singapore
fDate :
10/1/2000 12:00:00 AM
Abstract :
A methodology for constructing double edge-triggered flip-flops (DETFFs) from existing latches, which removes the need for complete flip-flops or the presence of clocked nodes in the combining section is presented. The application of this methodology to designing DETFFs based on latches constructed from pass transistor/transmission gates, true single-phase clocked structures, and differential logic is investigated. The resulting DETFFs deliver high performance and do not suffer from the problems of charge sharing, charge coupling, reduced voltage swing, poor supply voltage scaling properties, and excessive power dissipation plaguing existing DETFFs
Keywords :
flip-flops; logic circuits; logic design; combining section; differential logic; double edge-triggered flip-flops; high performance flip-flops; latches; pass transistor gates; pass transmission gates; true single-phase clocked structures;
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
DOI :
10.1049/ip-cds:20000672