DocumentCode :
1404539
Title :
Efficient Majority Logic Fault Detection With Difference-Set Codes for Memory Applications
Author :
Liu, Shih-Fu ; Reviriego, Pedro ; Maestro, Juan Antonio
Author_Institution :
Univ. Antonio de Nebrija, Madrid, Spain
Volume :
20
Issue :
1
fYear :
2012
Firstpage :
148
Lastpage :
156
Abstract :
Nowadays, single event upsets (SEUs) altering digital circuits are becoming a bigger concern for memory applications. This paper presents an error-detection method for difference-set cyclic codes with majority logic decoding. Majority logic decodable codes are suitable for memory applications due to their capability to correct a large number of errors. However, they require a large decoding time that impacts memory performance. The proposed fault-detection method significantly reduces memory access time when there is no error in the data read. The technique uses the majority logic decoder itself to detect failures, which makes the area overhead minimal and keeps the extra power consumption low.
Keywords :
cyclic codes; decoding; fault diagnosis; logic circuits; difference-set cyclic code; digital circuit; error detection method; failures detection; logic decodable code; logic decoder; logic decoding time; logic fault detection method; memory access time; memory application; power consumption; Complexity theory; Decoding; Equations; Error correction codes; Fault detection; Mathematical model; Parity check codes; Block codes; difference-set; error correction codes (ECCs); low-density parity check (LDPC); majority logic; memory;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2010.2091432
Filename :
5668521
Link To Document :
بازگشت