Title :
Interblock memory for turbo coding
Author :
Yeh, Chia-Jung ; Ueng, Yeong-Luh ; Lin, Mao-Chao ; Lu, Ming-Che
Author_Institution :
Grad. Inst. of Commun. Eng., Nat. Taiwan Univ., Taipei, Taiwan
fDate :
2/1/2010 12:00:00 AM
Abstract :
We investigate a binary code, which is implemented by serially concatenating a multiplexer, a multilevel delay processor, and a signal mapper to a binary turbo encoder. To achieve improved convergence behavior, we modify the binary code by passing only a fraction of the bits in the turbo code through the multilevel delay processor and the signal mapper. Two decoding methods are discussed and their performances are evaluated.
Keywords :
binary codes; turbo codes; binary code; binary turbo encoder; convergence behavior; interblock memory; multilevel delay processor; multiplexer; signal mapper; turbo coding; Binary codes; Block codes; Concatenated codes; Convergence; Delay; Iterative decoding; Multiplexing; Performance evaluation; Signal mapping; Turbo codes; Turbo codes, concatenated codes, binary codes;
Journal_Title :
Communications, IEEE Transactions on
DOI :
10.1109/TCOMM.2010.02.060534