Title :
LOT: Logic Optimization with Testability. New transformations for logic synthesis
Author :
Chatterjee, Mitrajit ; Pradhan, Dhiraj K. ; Kunz, Wolfgang
Author_Institution :
Design Autom. Group, Integrated Device Technol. Inc., Santa Clara, CA, USA
fDate :
5/1/1998 12:00:00 AM
Abstract :
A new approach to optimize multilevel logic circuits is introduced. Given a multilevel circuit, the synthesis method optimizes its area while simultaneously enhancing its random pattern testability. The method is based on structural transformations at the gate level. New transformations involving EX-OR gates as well as Reed-Muller expansions have been introduced in the synthesis of multilevel circuits. This method is augmented with transformations that specifically enhance random-pattern testability while reducing the area. Testability enhancement is an integral part of our synthesis methodology. Experimental results show that the proposed methodology not only can achieve lower area than other similar tools, but that it achieves better testability compared to available testability enhancement tools such as tstfx. Specifically for ISCAS-85 benchmark circuits, it was observed that EX-OR gate-based transformations successfully contributed toward generating smaller circuits compared to other state-of-the-art logic optimization tools
Keywords :
circuit optimisation; design for testability; logic CAD; multivalued logic circuits; EX-OR gates; ISCAS-85 benchmark circuits; LOT; Reed-Muller expansions; area optimisation; gate level; logic optimization; logic synthesis; multilevel logic circuits; random pattern testability; random-pattern testability; structural transformations; synthesis method; Circuit synthesis; Circuit testing; Computer science; Design optimization; Integrated circuit synthesis; Logic circuits; Logic design; Logic testing; Network synthesis; Optimization methods;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on