DocumentCode :
1407198
Title :
Carry-Select Adder
Author :
Bedrij, O.J.
Author_Institution :
Development Laboratories, Data Systems Division, IBM Corporation, Poughkeepsie, N. Y.
Issue :
3
fYear :
1962
fDate :
6/1/1962 12:00:00 AM
Firstpage :
340
Lastpage :
346
Abstract :
A large, extremely fast digital adder with sum selection and multiple-radix carry is described. Boolean expressions for the operation are included. The amount of hardware and the logical delay for a 100-bit ripple-carry adder and a carry-select adder are compared. The adder system described increases the speed of the addition process by reducing the carry-propagation time to the minimum commensurate with economical circuit design. The problem of carry-propagation delay is overcome by independently generating multiple-radix carries and using these carries to select between simultaneously generated sums. In this adder system, the addend and augend are divided into subaddend and subaugend sections that are added twice to produce two subsums. One addition is done with a carry digit forced into each section, and the other addition combines the operands without the forced carry digit. The selection of the correct, or true, subsum from each of the adder sections depends upon whether or not there actually is a carry into that adder section.
Keywords :
Adders; Circuit synthesis; Electronic components; Hardware; Propagation delay; Tellurium;
fLanguage :
English
Journal_Title :
Electronic Computers, IRE Transactions on
Publisher :
ieee
ISSN :
0367-9950
Type :
jour
DOI :
10.1109/IRETELC.1962.5407919
Filename :
5407919
Link To Document :
بازگشت