Author :
De Blauwe, Jan ; van Heudt, J. ; Wellekens, Dirk ; Groeseneken, Guido ; Maes, Herman E.
Abstract :
In this paper a quantitative model for the steady-state component of the stress induced leakage current (SILC) is developed. The established model is based on the observation of basic degradation monitors on conventional, thermal SiO2 gate dielectrics in the thickness range of 6.8-7.1 nm. From a systematic, experimental study, it has been found for the first time that the steady-state SILC, observed after a wide range of constant current stress (CCS) conditions (gate injection polarity), can be uniquely described by a simple, semi-empirical relation, which consists of two parts: 1) the dependence on the measurement field is described as Fowler-Nordheim (FN) tunneling through an oxide barrier of reduced but fixed height (i.e., 0.9 eV), and 2) the level of the SILC at a fixed oxide field is given by the density of neutral bulk oxide traps. Except for a calibration, depending on the oxide thickness and processing, no model parameters have to be adjusted in order to describe all our data. Also, based on bake experiments it has been concluded that interface traps are not causally related to the steady-state SILC in spite of the linear relation which exists between both. Furthermore, these bake experiments provide new evidence that bulk oxide traps play a crucial role in the SILC conduction mechanism
Keywords :
EPROM; electron traps; integrated circuit modelling; integrated memory circuits; leakage currents; tunnelling; Fowler-Nordheim tunneling; SiO2; baking; bulk oxide traps; constant current stress; flash E2PROM; gate injection polarity; interface traps; oxide barrier; quantitative model; steady-state SILC; stress induced leakage current; thermal SiO2 gate dielectric; Carbon capture and storage; Current measurement; Density measurement; Dielectrics; Leakage current; Steady-state; Stress measurement; Thermal degradation; Thermal stresses; Time measurement;