Title :
Design-for-testability techniques for detecting delay faults in CMOS/BiCMOS logic families
Author :
Raahemifar, Kaamran ; Ahmadi, Majid
Author_Institution :
Dept. of Electr. & Comput. Eng., Ryerson Polytech. Inst., Toronto, Ont., Canada
fDate :
11/1/2000 12:00:00 AM
Abstract :
The delay fault testing in logic circuits is studied. It is shown that by detecting delayed time response in a transistor circuit, two types of faults are detected: (1) faults which cause delayed transitions at the output node due to some open defects and (2) faults which cause an intermediate voltage level at the output node. A test circuit is presented which enables the concurrent detection of delay faults. The proposed delay fault testing circuit does not substantially degrade the speed of the circuit under test (CUT). Simulation results show that this technique fits any design style.
Keywords :
BiCMOS logic circuits; CMOS logic circuits; design for testability; integrated circuit testing; logic testing; BiCMOS logic circuit; CMOS logic circuit; concurrent detection; delay fault testing; design-for-testability; stuck-open fault testing; BiCMOS integrated circuits; CMOS logic circuits; Circuit faults; Circuit testing; Delay effects; Electrical fault detection; Fault detection; Logic circuits; Logic design; Logic testing;
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on