DocumentCode :
1408382
Title :
Systolic arrays for lattice-reduction-aided mimo detection
Author :
Wang, Ni-Chun ; Biglieri, Ezio ; Yao, Kung
Author_Institution :
Electr. Eng. Dept., Univ. of California-Los Angeles, Los Angeles, CA, USA
Volume :
13
Issue :
5
fYear :
2011
Firstpage :
481
Lastpage :
493
Abstract :
Multiple-input multiple-output (MIMO) technology provides high data rate and enhanced quality of service for wireless communications. Since the benefits from MIMO result in a heavy computational load in detectors, the design of low-complexity sub- optimum receivers is currently an active area of research. Lattice- reduction-aided detection (LRAD) has been shown to be an effective low-complexity method with near-maximum-likelihood performance. In this paper, we advocate the use of systolic array architectures for MIMO receivers, and in particular we exhibit one of them based on LRAD. The "Lenstra-Lenstra-Lovasz (LLL) lattice reduction algorithm" and the ensuing linear detections or successive spatial-interference cancellations can be located in the same array, which is considerably hardware-efficient. Since the conventional form of the LLL algorithm is not immediately suitable for parallel processing, two modified LLL algorithms are considered here for the systolic array. LLL algorithm with full-size reduction- LLL is one of the versions more suitable for parallel processing. Another variant is the all-swap lattice-reduction (ASLR) algorithm for complex-valued lattices, which processes all lattice basis vectors simultaneously within one iteration. Our novel systolic array can operate both algorithms with different external logic controls. In order to simplify the systolic array design, we replace the Lovasz condition in the definition of LLL-reduced lattice with the looser Siegel condition. Simulation results show that for LR-aided linear detections, the bit-error-rate performance is still maintained with this relaxation. Comparisons between the two algorithms in terms of bit-error-rate performance, and average field-programmable gate array processing time in the systolic array are made, which shows that ASLR is a better choice for a systolic architecture, especially for systems with a large number of antennas.
Keywords :
MIMO communication; communication complexity; error statistics; field programmable gate arrays; maximum likelihood estimation; quality of service; radio receivers; systolic arrays; ASLR algorithm; LLL algorithm; LLL-reduced lattice; Lenstra-Lenstra-Lovasz lattice reduction; Lovasz condition; MIMO receiver; Siegel condition; all-swap lattice-reduction algorithm; average field-programmable gate array; bit error rate; data rate; lattice-reduction-aided MIMO detection; low-complexity suboptimum receiver; multiple-input multiple-output technology; near-maximum-likelihood performance; parallel processing; quality of service; systolic architecture; systolic array architecture; systolic array design; wireless communication; Algorithm design and analysis; Arrays; Lattices; MIMO; Parallel processing; Silicon carbide; Vectors; Lattice reduction; multiple-input multiple-output (MIMO) receivers; systolic arrays; wireless communications;
fLanguage :
English
Journal_Title :
Communications and Networks, Journal of
Publisher :
ieee
ISSN :
1229-2370
Type :
jour
DOI :
10.1109/JCN.2011.6112305
Filename :
6112305
Link To Document :
بازگشت