Title :
A 5.8-GHz High-Frequency Resolution Digitally Controlled Oscillator Using the Difference Between Inversion and Accumulation Mode Capacitance of pMOS Varactors
Author :
Yoo, Sang-Sun ; Choi, Yong-Chang ; Song, Hong-Joo ; Park, Seung-Chan ; Park, Jeong-Ho ; Yoo, Hyung-Joun
Author_Institution :
Korea Adv. Inst. of Sci. & Technol., Daejeon, South Korea
Abstract :
This paper proposes an oppositely coupled varactor pair and reports the measured results for applying to a test digitally controlled oscillator (DCO). The pair exploits the differences between the accumulation region capacitance and inversion region capacitance of pMOS varactors. The novel varactor pairs provide much smaller switchable capacitances than those of other approaches, and hence, the test DCO for verifying the property of the pair achieves the high-frequency resolution. The pairs and test DCO are implemented in a 0.18-μm CMOS process. The switchable discrete capacitance of 32 aF is obtained by using the novel varactor pairs, and the test DCO has a frequency resolution of about 110 kHz at 5.8 GHz. Furthermore, ΔC of 4-aF and 14-kHz frequency resolution can be obtained through the dithering processes. The test DCO achieves a low phase noise of -117.6 dBc/Hz at 1-MHz offset from 5.8 GHz.
Keywords :
CMOS integrated circuits; MMIC oscillators; MOS capacitors; field effect MMIC; varactors; CMOS process; accumulation mode capacitance; accumulation region capacitance; digitally controlled oscillator; frequency 5.8 GHz; pMOS varactors; size 0.18 mum; All-digital phase-locked loop (ADPLL); digital RF; digitally controlled oscillator (DCO); phase-locked loop (PLL); switching circuits; varactors; voltage-controlled oscillator (VCO);
Journal_Title :
Microwave Theory and Techniques, IEEE Transactions on
DOI :
10.1109/TMTT.2010.2095426