Title :
Best of both worlds in parallel digital adders
Author_Institution :
Adtranz, Daimler Chrysler Rail Syst., Roma, Italy
fDate :
11/1/2000 12:00:00 AM
Abstract :
In this paper, a new approach to the carry-bits calculation is proposed, parallel within the limits of component ideality. Such an approach shows that, from a logical point of view, the parallel carry-bits calculation is no more complex than the sequential calculation. An example of implementation in TTL is given and a SPICE simulation is carried out. The solution is compared to a traditional one, to estimate the effectiveness of the new approach. The obtained adder results are simple, like the results obtained with sequential carry, and are fast, like the results obtained with parallel carry
Keywords :
adders; carry logic; parallel processing; transistor-transistor logic; SPICE simulation; TTL implementation; add operation; parallel carry-bits calculation; parallel digital adders; time response comparison; Adders; Bismuth; Circuits; Costs; Logic devices; Logic gates; SPICE;
Journal_Title :
Circuits and Devices Magazine, IEEE