DocumentCode :
1416571
Title :
Ground Bouncing Noise Suppression Techniques for Data Preserving Sequential MTCMOS Circuits
Author :
Jiao, Hailong ; Kursun, Volkan
Author_Institution :
Dept. of Electron. & Comput. Eng., Hong Kong Univ. of Sci. & Technol., Kowloon, China
Volume :
19
Issue :
5
fYear :
2011
fDate :
5/1/2011 12:00:00 AM
Firstpage :
763
Lastpage :
773
Abstract :
Ground distribution network noise produced during sleep-to-active mode transitions is an important reliability concern in standard multi-threshold CMOS (MTCMOS) circuits. Different noise-aware sequential MTCMOS circuits are explored in this paper. A low-leakage data retention sleep mode is implemented with smaller centralized sleep transistors to suppress the ground bouncing noise produced during reactivation events in sequential MTCMOS circuits. Ground bouncing noise, leakage power consumption, data stability, and area overheads of different sequential MTCMOS circuits are evaluated with a 90-nm CMOS technology. The peak amplitude of ground bouncing noise is reduced by up to 94.16% with the noise-aware MTCMOS techniques as compared to the conventional Mutoh flip-flop. The application space of different data retention MTCMOS circuit techniques is identified with various design metrics in this paper.
Keywords :
CMOS integrated circuits; integrated circuit design; integrated circuit noise; sequential circuits; Mutoh flip-flop; centralized sleep transistors; data preserving sequential MTCMOS circuits; ground bouncing noise suppression techniques; ground distribution network noise; leakage power consumption; low-leakage data retention sleep mode; multithreshold CMOS circuits; noise-aware MTCMOS techniques; size 90 nm; sleep-to-active mode transitions; CMOS technology; Circuit noise; Circuit stability; Energy consumption; Flip-flops; Integrated circuit noise; Noise level; Noise reduction; Sequential circuits; Space technology; Data retention; flip-flops (FFs); latches; low leakage sleep mode; multi-threshold CMOS (MTCMOS); on-chip noise; power and ground distribution networks; power gating;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2009.2039761
Filename :
5411956
Link To Document :
بازگشت