DocumentCode :
1417216
Title :
SystemVerilog Assertions: Past, Present, and Future SVA Standardization Experience
Author :
Bustan, Doron ; Korchemny, Dmitry ; Seligman, Erik ; Yang, Jin
Volume :
29
Issue :
2
fYear :
2012
fDate :
4/1/2012 12:00:00 AM
Firstpage :
23
Lastpage :
31
Abstract :
This paper provides insight into the development of System Verilog Assertions standardization efforts. Specifically it covers the evolution from Accellera 3.1a version to its current state of standardization (the upcoming SVA2012 release). Insight into the new features, changes and the reasons for the same exposes users of SVA to the direction the standard is evolving.
Keywords :
hardware description languages; SystemVerilog assertions; future SVA standardization experience; past SVA standardization experience; present SVA standardization experience; Formal verification; Hardware design languages; History; Semantics; Standards development; RTL simulation; SystemVerilog Assertions; formal specification; formal verification; standardization; verification library;
fLanguage :
English
Journal_Title :
Design & Test of Computers, IEEE
Publisher :
ieee
ISSN :
0740-7475
Type :
jour
DOI :
10.1109/MDT.2012.2183336
Filename :
6125992
Link To Document :
بازگشت