Title :
Origin of Stress Memorization Mechanism in Strained-Si nMOSFETs Using a Low-Cost Stress-Memorization Technique
Author :
Huang, Yao-Tsung ; Wu, San-Lein ; Chang, Shoou-Jinn ; Kuo, Cheng-Wen ; Chen, Ya-Ting ; Cheng, Yao-Chin ; Cheng, Osbert
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
Abstract :
Implementation of strained-Si MOSFETs with optimum low-cost stress-memorization technique for a 40-nm technology CMOS process was demonstrated. Devices fabricated on (1 0 0) substrate with 〈1 0 0〉channel orientation provide additional 8% current drivability improvement for strained-Si nMOSFETs without any degradation of pMOSFETs performance. The stress-memorization technique (SMT) mechanism was experimentally verified by studying the impact of layout geometry (length of source/drain LS/D and polyspacing) on the device performance. In the SMT devices with L S/D down to 0.11 μm and polyspace reduced to 120 nm, no obvious current improvement and more performance degradation are observed compared with control device (only strained contact etch-stop layer), indicating that the benefit of the SMT is substantially eliminated and showing that the SMT-induced stress is mainly originated from the source/drain region in our case.
Keywords :
CMOS integrated circuits; elemental semiconductors; internal stresses; piezoresistance; power MOSFET; semiconductor device metallisation; silicon; (100) channel orientation; CMOS circuits; Si; low-cost stress-memorization technique; metallization; pMOSFET; piezoresistance coefficients; size 40 nm; strained-Si nMOSFET; CMOS integrated circuits; CMOS technology; Logic gates; MOSFETs; Performance evaluation; Strain; Stress; CESL; length of source/drain (L $_{S/D}$); polyspacing; stress-memorization technique (SMT);
Journal_Title :
Nanotechnology, IEEE Transactions on
DOI :
10.1109/TNANO.2010.2103567