• DocumentCode
    142018
  • Title

    Fault modeling and test algorithm creation strategy for FinFET-based memories

  • Author

    Harutyunyan, G. ; Tshagharyan, Grigor ; Vardanian, V. ; Zorian, Y.

  • fYear
    2014
  • fDate
    13-17 April 2014
  • Firstpage
    1
  • Lastpage
    6
  • Abstract
    FinFET transistors are playing an important role in modern technology that is rapidly growing. Embedded memories based on FinFET transistors lead to new defects that can require new embedded test and repair solution. To investigate FinFET-specific faults the existing models and detection techniques are not enough due to a special structure of FinFET transistors. This paper presents a new strategy for investigation of FinFET-specific faults. In addition to fault modeling, a new method is proposed for test algorithm synthesis. The proposed methodology is validated on several real FinFET-based embedded memory technologies. Moreover, new faults are identified that are specific only to FinFETs.
  • Keywords
    MOS memory circuits; MOSFET; SPICE; integrated circuit reliability; integrated circuit testing; FinFET based memories; FinFET transistors; embedded memories; fault modeling; test algorithm creation strategy; Circuit faults; Fault diagnosis; FinFETs; Logic gates; Resistance; SPICE; FinFET; defect; embedded memory; fault model; test algorithm;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI Test Symposium (VTS), 2014 IEEE 32nd
  • Conference_Location
    Napa, CA
  • Type

    conf

  • DOI
    10.1109/VTS.2014.6818747
  • Filename
    6818747