Title :
Device analysis for a-Si:H thin-film transistors with organic passivation layer
Author :
Yoon, Jung-Kee ; Kim, Jeong-Hyun
Author_Institution :
LCD R&D Lab., LG Electron. Inc., Kyongki-Do, South Korea
Abstract :
Two dimensional device analysis has been performed to explain the experimental drain current-gate voltage (I/sub D/-V/sub GS/) characteristics of hydrogenated amorphous silicon thin-film transistors with various passivation layers. The shift of the I/sub D/-V/sub GS/ curve in the negative direction and the increase of S-factor (the inverse of subthreshold slope in logarithmic I/sub D/-V/sub GS/ curve) can be explained well by introducing positive fixed charges and defect states in the back interface region. It was found that the positive fixed charge and the defect density of a-Si:H TFT with an organic passivation layer are higher than those of conventional a-Si:H TFT with a silicon-nitride (SiN/sub x/) passivation layer. The simulation shows that the front and back interfaces interact and this explains why the passivation affects the device performance such as V/sub th/ and S-factor in a-Si:H TFTs.
Keywords :
MISFET; amorphous semiconductors; defect states; elemental semiconductors; hydrogen; passivation; semiconductor device models; silicon; thin film transistors; 2D device analysis; I/sub D/-V/sub GS/ curve shift; S-factor; Si:H; TFT; a-Si:H thin-film transistors; back interface region; defect density; defect states; device performance; drain current-gate voltage characteristics; organic passivation layer; positive fixed charges; threshold voltage; two dimensional device analysis; Amorphous silicon; Dielectric thin films; Electron traps; Liquid crystal displays; Passivation; Performance analysis; Poisson equations; Silicon compounds; Thin film transistors; Voltage;
Journal_Title :
Electron Device Letters, IEEE