DocumentCode :
142039
Title :
Test generation and design-for-testability for flow-based mVLSI microfluidic biochips
Author :
Kai Hu ; Tsung-Yi Ho ; Chakrabarty, Krishnendu
Author_Institution :
ECE Dept., Duke Univ., Durham, NC, USA
fYear :
2014
fDate :
13-17 April 2014
Firstpage :
1
Lastpage :
6
Abstract :
Advances in flow-based microfluidic biochips offer tremendous potential for biochemical analyses and clinical diagnostics. However, the adoption of flow-based biochips is hampered by defects that are especially common for chips fabricated using soft lithography techniques. Recently published work on fault detection in flow-based biochips is based on logic-circuit modeling of the microfluidic channels and control valves, followed by classical test generation for digital circuits. However, this approach is not applicable to realistic designs because the circuit model is generated manually and many real defects are mapped to undetectable faults in the logic-circuit model. We present a technique for automated and hierarchical generation of the logic-circuit model from the layout of a flow-based microfluidic chip. Moreover, based on the analysis of untestable faults in the logic-circuit model, we present a design-for-testability (DfT) technique that can achieve 100% fault coverage. Two microfluidic VLSI (mVLSI) chips, each containing over 1500 valves, are used to demonstrate the automated model generation and DfT solutions.
Keywords :
VLSI; design for testability; integrated circuit modelling; lab-on-a-chip; microfluidics; DfT solutions; DfT technique; automated model generation; biochemical analyses; classical test generation; clinical diagnostics; control valves; defects; design-for-testability technique; digital circuits; fault detection; flow-based microfluidic biochips; hierarchical generation; logic-circuit modeling; mVLSI chips; microfluidic VLSI chips; microfluidic channels; soft lithography techniques; untestable faults; Biological system modeling; Circuit faults; Integrated circuit modeling; Layout; Logic gates; Microchannel; Valves;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium (VTS), 2014 IEEE 32nd
Conference_Location :
Napa, CA
Type :
conf
DOI :
10.1109/VTS.2014.6818760
Filename :
6818760
Link To Document :
بازگشت