DocumentCode :
142060
Title :
At-speed interconnect testing and test-path optimization for 2.5D ICs
Author :
Ran Wang ; Chakrabarty, Krishnendu ; Bhawmik, Sudipta
Author_Institution :
ECE Dept., Duke Univ., Durham, NC, USA
fYear :
2014
fDate :
13-17 April 2014
Firstpage :
1
Lastpage :
6
Abstract :
Interposer-based 2.5D integrated circuits (ICs) are seen today as a first step towards the eventual industry adoption of 3D ICs based on through-silicon vias (TSVs). The TSVs and the redistribution layer (RDL) in the silicon interposer, and micro-bumps in the assembled chip must be adequately tested for product qualification. We present an efficient interconnect-test solution that targets TSVs, RDL wires, and micro-bumps for shorts, opens, and delay faults. The proposed test technique is fully compatible with the IEEE 1149.1 Standard. To reduce test cost, we also present a test-path design and scheduling technique that minimizes a composite cost function based on test time and the design-for-test overhead in terms of additional TSVs and micro-bumps needed for test access. We present simulation results to demonstrate the effectiveness fault detection, and synthesis results to evaluate the hardware cost per die relative to 1149.1. We also present test-path design and test-scheduling results to highlight the effectiveness of the optimization technique.
Keywords :
design for testability; integrated circuit interconnections; integrated circuit testing; optimisation; scheduling; 2.5D IC; IEEE 1149.1 standard compatibility; TSV; at-speed interconnect testing; design for test overhead; redistribution layer; scheduling technique; silicon interposer; test path design; test path optimization; through silicon vias; Clocks; Computer architecture; Delays; Integrated circuits; Registers; Standards; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium (VTS), 2014 IEEE 32nd
Conference_Location :
Napa, CA
Type :
conf
DOI :
10.1109/VTS.2014.6818770
Filename :
6818770
Link To Document :
بازگشت