DocumentCode :
1420889
Title :
Analysis of the impact of process variations on clock skew
Author :
Zanella, Stefano ; Nardi, Alessandra ; Neviani, Andrea ; Quarantelli, Michele ; Saxena, Sharad ; Guardiani, Carlo
Author_Institution :
Dipt. di Elettronica e Inf., Padova Univ., Italy
Volume :
13
Issue :
4
fYear :
2000
fDate :
11/1/2000 12:00:00 AM
Firstpage :
401
Lastpage :
407
Abstract :
In this paper, we analyze the impact of process variations on the clock skew of VLSI circuits designed in deep submicrometer technologies. With smaller feature size, the utilization of a dense buffering scheme has been proposed in order to realize efficient and noise-immune clock distribution networks. However, the local variance of MOSFET electrical parameters, such as VT and IDSS, increases with scaling of device dimensions, thus causing large intradie variability of the timing properties of clock buffers. As a consequence, we expect process variations to be a significant source of clock skew in deep submicrometer technologies. In order to accurately verify this hypothesis, we applied advanced statistical simulation techniques and accurate mismatch measurement data in order to thoroughly characterize the impact of intradie variations on industrial clock distribution networks. The comparison with Monte Carlo simulations performed by neglecting the effect of mismatch confirmed that local device variations play a crucial role in the design and sizing of the clock distribution network
Keywords :
Monte Carlo methods; VLSI; circuit layout CAD; circuit simulation; clocks; high-speed integrated circuits; integrated circuit interconnections; integrated circuit layout; logic CAD; network routing; timing; Monte Carlo simulations; VLSI circuits; clock skew; deep submicrometer technologies; dense buffering scheme; device dimensions; feature size; intradie variability; local device variations; local variance; mismatch measurement data; noise-immune clock distribution networks; process variations; statistical simulation techniques; timing properties; Circuit noise; Clocks; Delay effects; MOSFET circuits; Manufacturing industries; Manufacturing processes; Process design; Routing; Timing; Very large scale integration;
fLanguage :
English
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
Publisher :
ieee
ISSN :
0894-6507
Type :
jour
DOI :
10.1109/66.892625
Filename :
892625
Link To Document :
بازگشت