DocumentCode :
1422382
Title :
Method to suppress DDFS spurious signals in a frequency-hopping synthesizer with DDFS-driven PLL architecture
Author :
Kwon, Kun-Sup ; Yoon, Won-Sang
Author_Institution :
Agency for Defense Dev. of the Republic of Korea, South Korea
Volume :
57
Issue :
2
fYear :
2010
fDate :
2/1/2010 12:00:00 AM
Firstpage :
299
Lastpage :
304
Abstract :
In this paper we propose a method of removing from synthesizer output spurious signals due to quasi-amplitude modulation and superposition effect in a frequency-hopping synthesizer with direct digital frequency synthesizer (DDFS)-driven phase-locked loop (PLL) architecture, which has the advantages of high frequency resolution, fast transition time, and small size. There are spurious signals that depend on normalized frequency of DDFS. They can be dominant if they occur within the PLL loop bandwidth. We suggest that such signals can be eliminated by purposefully creating frequency errors in the developed synthesizer.
Keywords :
amplitude modulation; direct digital synthesis; phase locked loops; DDFS; direct digital frequency synthesizer; frequency errors; frequency-hopping synthesizer; phase-locked loop; quasi-amplitude modulation; superposition effect; synthesizer output spurious signals; Bandwidth; Digital modulation; Frequency synthesizers; Phase locked loops; Phase modulation; Signal resolution;
fLanguage :
English
Journal_Title :
Ultrasonics, Ferroelectrics, and Frequency Control, IEEE Transactions on
Publisher :
ieee
ISSN :
0885-3010
Type :
jour
DOI :
10.1109/TUFFC.2010.1410
Filename :
5417189
Link To Document :
بازگشت