Title :
Evaluation of the back-end design overhead for ASIC implementations of large-operand multipliers targeting resource-constrained environments
Author :
Nagl, Christoph ; Muehlberghuber, Michael ; Gurkaynakl, Frank K.
Author_Institution :
Integrated Syst. Lab., ETH Zurich, Zurich, Switzerland
Abstract :
We investigate different ASIC hardware designs of binary-field multipliers with large operand sizes (>1000 bits). Our architectures target resource-constrained environments such as embedded smart cards or contactless-powered devices and evaluate their applicability. We present several different design strategies based on an iterative Karatsuba, a digit-serial, and a bit-serial multiplier. Based on a cryptographic pairing example application, a total of seven architectures are evaluated in terms of area requirement, speed, and power consumption. Each architecture was subject to a full back-end design flow providing detailed results for synthesis, post-layout, and for an “effective chip” giving realistic design-cost numbers. Providing detailed design flow results, we show that basically all designs exhibit a significant increase in area during their back-end design phase, which can certainly not be considered as negligible.
Keywords :
application specific integrated circuits; integrated circuit design; multiplying circuits; ASIC; application specific integrated circuits; back-end design overhead; binary field multipliers; bit-serial multiplier; cryptographic pairing; digit-serial multiplier; iterative Karatsuba multiplier; Algorithm design and analysis; Computer architecture; Cryptography; Hardware; Protocols; Random access memory; Registers; ASIP; Eta pairing; Large-operand multipliers; digit-serial; iterative Karatsuba; low-resource design;
Conference_Titel :
Microelectronics (Austrochip), 22nd Austrian Workshop on
Conference_Location :
Graz
Print_ISBN :
978-1-4799-7243-2
DOI :
10.1109/Austrochip.2014.6946314