Title :
Comparative Evaluation of Layout Density in 3T, 4T, and MT FinFET Standard Cells
Author_Institution :
Dipt. di Ing. dell´´Inf. (DII), Univ. di Siena, Siena, Italy
fDate :
5/1/2011 12:00:00 AM
Abstract :
In this paper, issues related to the physical design and layout density of FinFET standard cells are discussed. Analysis significantly extends previous analyses, which considered the simplistic case of a single FinFET device or extremely simple circuits. Results show that analysis of a single device cannot predict the layout density of FinFET cells, due to the additional spacing constraints imposed by the standard cell structure. Results on the layout density of FinFET standard cell circuits are derived by building and analyzing various cell libraries in 32-nm technology, based on three-terminal (3T) and four-terminal (4T) devices, as well as on the recently proposed cells with mixed 3T-4T devices (MT). The results obtained for spacer- and lithography-defined FinFETs are observed from the technology scaling perspective by also considering 45- and 65-nm libraries. The effect of the fin and cell height on the layout density is studied. Results show that 3T and MT FinFET standard cells can have the same layout density as bulk cells (or better) for low (moderate) fin heights. Instead, 4T standard cells have an unacceptably worse layout density. Hence, MT standard cells turn out to be the only viable option to apply back biasing in FinFET standard cell circuits.
Keywords :
MOSFET; VLSI; circuit layout; digital circuits; FinFET standard cells; four-terminal devices; three-terminal devices; Buildings; CMOS process; CMOS technology; Circuits; Degradation; FinFETs; Libraries; Space technology; Very large scale integration; Digital circuits; FinFET; VLSI; layout density; nanometer CMOS; physical design; standard cell;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2010.2040094