DocumentCode :
1428547
Title :
On Cell Layout-Performance Relationships in VeSFET-Based, High-Density Regular Circuits
Author :
Yi-Wei Lin ; Marek-Sadowska, M. ; Maly, W.P.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of California, Santa Barbara, CA, USA
Volume :
30
Issue :
2
fYear :
2011
Firstpage :
229
Lastpage :
241
Abstract :
In this paper, we study circuits implemented using high-density arrays composed of vertical slit field effect transistors. This layout style could dramatically increase transistor density and, therefore, reduce fabrication cost. However, its geometrical restrictions, imposed by the super-regular transistor arrangement and strictly parallel metal tracks, pose new design challenges. Our experiments reveal that very dense cell-level interconnect pattern may be responsible for unnecessary 15% increase of the circuit level, critical path delays. We demonstrate that these extra delays can be avoided by constructing appropriate cell interconnect layouts and by more flexible usage of available metal layers for intra-cell routing. To balance the performance and metal layer usage, we propose a linear programming-based technique for critical net re-routing.
Keywords :
circuit layout; field effect transistors; linear programming; network routing; VeSFET; cell interconnect layouts; cell layout-performance relationships; cell-level interconnect pattern; high-density regular circuits; intracell routing; linear programming-based technique; parallel metal tracks; super-regular transistor arrangement; vertical slit field effect transistors; Capacitance; Couplings; Layout; Logic gates; Pins; Transistors; Wire; Advanced technology; design for manufacturability; regular fabric; transistor layout;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2010.2097191
Filename :
5689121
Link To Document :
بازگشت