DocumentCode :
1431220
Title :
Dual-VT self-timed CMOS logic for low subthreshold current multigigabit synchronous DRAM
Author :
Yoo, Hoi-Jun
Author_Institution :
Dept. of Electr. Eng., Korea Adv. Inst. of Sci. & Technol., Seoul, South Korea
Volume :
45
Issue :
9
fYear :
1998
fDate :
9/1/1998 12:00:00 AM
Firstpage :
1263
Lastpage :
1271
Abstract :
A subthreshold current reduction logic, the dual-VT self-timed (DVST) logic, is developed for the possible application to multigigabit synchronous DRAM. Minimizing subthreshold current is a critical problem in low-voltage CMOS logic. DVST logic has potential advantages over conventional dual-VT logic in terms of circuit delay, subthreshold current, operating voltage, and area consumption. A detailed comparison of the conventional logic and the DVST logic is carried out by SPICE simulation. Methods for the determination of the threshold voltages of low-and high-VT MOS transistors, for the optimization of the width of the MOS transistors in the circuit, and for the determination of the delay time of the resetting signal are developed. Examples of basic logic blocks and inverter chains are illustrated with their simulation results. The DVST logic circuit in which the subthreshold leakage current path is blocked by a large high-VT MOS transistor can reduce the subthreshold current to the same level of high-VT logic. It can operate two times faster than the conventional dual-VT logic at 1.0-V supply voltage by removing the limitation in γ of the dual-VT logic. In the voltage range of 0.8-1.5 V it operates at even higher speed than the low-VT logic and only below 0.7-V supply voltage it is exceeded by the low-VT logic. Its application to synchronous DRAM, especially in the wave pipeline architecture of the data path, is described
Keywords :
CMOS logic circuits; CMOS memory circuits; DRAM chips; SPICE; 0.8 to 1.5 V; MOS transistor; SPICE simulation; delay time; dual threshold voltage self-timed CMOS logic; inverter chain; leakage current; low-voltage DVST logic circuit; multigigabit synchronous DRAM; subthreshold current; wave pipeline architecture; CMOS logic circuits; Circuit simulation; Delay effects; Logic circuits; MOSFETs; Optimization methods; Pulse inverters; SPICE; Subthreshold current; Threshold voltage;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1057-7130
Type :
jour
DOI :
10.1109/82.718594
Filename :
718594
Link To Document :
بازگشت