DocumentCode :
143211
Title :
Dynamic gate-level body biasing for subthreshold digital design
Author :
Lanuzza, Marco ; Taco, Ramiro ; Albano, Domenico
Author_Institution :
Dept. of Inf., Univ. of Calabria, Rende, Italy
fYear :
2014
fDate :
25-28 Feb. 2014
Firstpage :
1
Lastpage :
4
Abstract :
Dynamic gate-level body biasing has been recently proposed as an alternative design methodology for subthreshold logic gates. According to this approach, a simple body biasing circuit, embedded in the logic gate, is exploited to change dynamically the threshold voltage of transistors on the basis of the gate status. This allows fast gate switching, while maintaining high energy efficiency. In this work, the proposed technique is exploited to design a low voltage mirror full-adder. When implemented in a 45 nm commercial technology, the designed circuit is 2 and 1.3 times faster than its standard CMOS and DTMOS counterparts. This is achieved while maintaining the lowest total energy per operation consumption and robustness against temperature and process variations.
Keywords :
CMOS digital integrated circuits; MOSFET; adders; logic gates; low-power electronics; DTMOS counterparts; dynamic gate-level body biasing; gate switching; low voltage mirror full-adder; simple body biasing circuit; size 45 nm; standard CMOS; subthreshold digital design; subthreshold logic gates; threshold voltage; transistors; CMOS integrated circuits; Delays; Leakage currents; Logic gates; Robustness; Threshold voltage; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (LASCAS), 2014 IEEE 5th Latin American Symposium on
Conference_Location :
Santiago
Print_ISBN :
978-1-4799-2506-3
Type :
conf
DOI :
10.1109/LASCAS.2014.6820278
Filename :
6820278
Link To Document :
بازگشت