DocumentCode :
1432633
Title :
Timing Optimization and Noise Tolerance for Dynamic CMOS Susceptible to Process Variations
Author :
Yelamarthi, Kumar ; Chen, Chien-In Henry
Author_Institution :
Sch. of Eng. & Technol., Central Michigan Univ., Mount Pleasant, MI, USA
Volume :
25
Issue :
2
fYear :
2012
fDate :
5/1/2012 12:00:00 AM
Firstpage :
255
Lastpage :
265
Abstract :
Dynamic CMOS circuits are significantly used in high-performance very large-scale integrated (VLSI) systems. However, they suffer from limitations such as noise tolerance, charge leakage, and power consumption. With the escalating impact of process variations on design performance, aggressive technology scaling, noise in dynamic CMOS circuit has become an imperative design challenge. The design performance of dynamic circuits has to be first improved for reliable operation of VLSI systems. Alongside, this impact of process variation is worse in circuits with multiple timing paths such as those used in microprocessors. In this paper, these problems of process variations, timing, noise tolerance, and power are investigated together for performance optimization. We propose a process variation-aware load-balance of multiple paths transistor sizing algorithm to: 1) improve worst-case delay, delay uncertainty, and sensitivity due to process variations in dynamic CMOS circuits, and 2) optimize dynamic CMOS circuits with MOSFET-based keepers to improve the noise tolerance. Implemented using 90-nm CMOS process, the proposed algorithm has demonstrated an average improvement in worst-case delay by 34%, delay uncertainty by 40.3%, delay sensitivity by 25.1%, and noise margins by 19.4% when compared to their initial performances.
Keywords :
CMOS integrated circuits; MOSFET; VLSI; integrated circuit design; MOSFET-based keeper; aggressive technology scaling; charge leakage; delay uncertainty improvement; design performance; dynamic CMOS circuit; dynamic circuit; microprocessor; noise tolerance; performance optimization; power consumption; process variation-aware load-balancing; sensitivity improvement; size 90 nm; timing optimization; transistor sizing algorithm; very large-scale integrated system; worst-case delay improvement; CMOS integrated circuits; Delay; Logic gates; Noise; Optimization; Transistors; CMOS circuit; delay uncertainty; noise tolerance; process variations; timing optimization;
fLanguage :
English
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
Publisher :
ieee
ISSN :
0894-6507
Type :
jour
DOI :
10.1109/TSM.2012.2185961
Filename :
6140588
Link To Document :
بازگشت