DocumentCode :
1432748
Title :
A V-Band Divide-by-Four Frequency Divider With Wide Locking Range and Quadrature Outputs
Author :
Yu, Chao-An ; Luo, Tang-Nian ; Chen, Yi-Jan Emery
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Volume :
22
Issue :
2
fYear :
2012
Firstpage :
82
Lastpage :
84
Abstract :
This letter presents a V-band wide-locking range divide-by-four frequency divider implemented in 90-nm digital CMOS technology. A sub-harmonic mixer (SHM) is adopted in the regenerative divider architecture to realize the division ratio of four. The splitting supply and parallel inductive peaking techniques are applied to the mixer design to boost the conversion gain, which is the bottleneck of the divider´s locking range. Operated at 1.2 V, the frequency divider consumes 15.5 mW of power and generates four-phase output signals. The measured locking range is 5.4 GHz with the input signal power smaller than 0 dBm.
Keywords :
CMOS digital integrated circuits; field effect MMIC; frequency dividers; millimetre wave frequency convertors; millimetre wave mixers; V-band wide-locking range divide-by-four frequency divider; digital CMOS technology; frequency 5.4 GHz; mixer design; power 15.5 mW; regenerative divider architecture; size 90 nm; sub-harmonic mixer; voltage 1.2 V; CMOS integrated circuits; Gain; Harmonic analysis; Mixers; Switches; Wireless communication; Divider; locking range; millimeter-wave;
fLanguage :
English
Journal_Title :
Microwave and Wireless Components Letters, IEEE
Publisher :
ieee
ISSN :
1531-1309
Type :
jour
DOI :
10.1109/LMWC.2011.2180707
Filename :
6140606
Link To Document :
بازگشت