DocumentCode :
1433108
Title :
Hazard-free implementation of speed-independent circuits
Author :
Kondratyev, Alex ; Kishinevsky, Michael ; Yakovlev, Alex
Author_Institution :
Aizu Univ., Japan
Volume :
17
Issue :
9
fYear :
1998
fDate :
9/1/1998 12:00:00 AM
Firstpage :
749
Lastpage :
771
Abstract :
This paper develops a theoretical framework for the hazard-free gate-level implementation of speed-independent circuits specified by event-based models, such as signal transition graphs (for processes with AND causality and input choice) or their extension, called change diagrams (which allow OR-causality). It presents sufficient conditions, called the generalized monotonous cover requirements, for a hazard-free circuit to be built within a standard implementation structure. This structure consists of two-level simple-gate combinational logic and a row of latches, either a C-element or an RS-latch. A set of semantic-preserving transformations is defined that can be applied to an original behavioral description of the circuit so as to produce its specification in the form that satisfies the monotonous cover requirement. The transformations are applied at the event-based representation level (to avoid state explosion) and proved to be effective. The main result of the paper is therefore twofold: 1) the proof that any speed-independent behavior can be implemented at the gate level without hazards and 2) an efficient method for constructing such an implementation. Experimental results show that the proposed method compares very favorably, in area and performance, to the previously known techniques
Keywords :
asynchronous circuits; combinational circuits; hazards and race conditions; logic CAD; signal flow graphs; AND causality; C-element; OR-causality; RS-latch; asynchronous circuits; behavioral description; change diagrams; event-based models; gate-level implementation; generalized monotonous cover requirements; hazard-free implementation; latches; logic synthesis; semantic-preserving transformations; signal transition graphs; speed-independent circuits; two-level simple-gate combinational logic; Asynchronous circuits; Circuit synthesis; Clocks; Councils; Delay; Design automation; Hazards; Signal design; Signal processing; Very large scale integration;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.720313
Filename :
720313
Link To Document :
بازگشت