Title :
Soft-Decision-Based Forward Error Correction for 100 Gb/s Transport Systems
Author :
Onohara, Kiyoshi ; Sugihara, Takashi ; Konishi, Yoshiaki ; Miyata, Yoshikuni ; Inoue, Tomoka ; Kametani, Soichiro ; Sugihara, Kenya ; Kubo, Kazuo ; Yoshida, Hideo ; Mizuochi, Takashi
Author_Institution :
Mitsubishi Electr. Corp., Kamakura, Japan
Abstract :
Soft-decision-based forward error correction (FEC) and its practical implementation for 100 Gb/s transport systems are discussed. In applying soft-decision FEC to a digital coherent transponder, we address the configuration of the frame structure of the FEC. For dual-polarized multilevel modulation formats, the keys are having the FEC frames constructed individually for each polarization and a multilane distribution architecture to align each frame. We present two types of soft-decision FEC. One is the concatenation of a Reed-Solomon code and a low-density parity-check (LDPC) code with 2-bit soft decision yielding a Q limit of 7.5 dB. The other, even more powerful, is a triple-concatenated FEC, with a pair of concatenated hard-decision-based block codes further concatenated with a soft-decision-based LDPC code for 20.5% redundancy. We expect that the proposed triple-concatenated codes can achieve a Q limit of 6.4 dB and a net coding gain of 10.8 dB at a post-FEC bit error ratio of 10-15. For the practical implementation of soft-decision FEC for 100 Gb/s systems, we developed field-programmable gate array boards to emulate it. The concept of hardware emulation, with a scalable architecture for the FEC decoder boards, is introduced by way of a pipelined architecture.
Keywords :
Reed-Solomon codes; block codes; concatenated codes; field programmable gate arrays; forward error correction; optical communication; parity check codes; pipeline processing; transponders; LDPC code; Reed-Solomon code; bit rate 100 Gbit/s; concatenated hard-decision-based block code; digital coherent transponder; dual-polarized multilevel modulation; field-programmable gate array board; low-density parity-check code; multilane distribution architecture; pipeline architecture; soft-decision FEC; soft-decision-based forward error correction; transport system; triple-concatenated FEC; Block codes; Concatenated codes; Field programmable gate arrays; Forward error correction; Gain; Modulation; Parity check codes; Polarization; Redundancy; Transponders; Error-correction coding; field-programmable gate arrays (FPGAs); forward error correction (FEC); optical communication; parallel processing;
Journal_Title :
Selected Topics in Quantum Electronics, IEEE Journal of
DOI :
10.1109/JSTQE.2010.2040809