DocumentCode :
1434926
Title :
Synthesis of threshold-logic networks using Karnaugh-mapping techniques
Author :
Hurst, S.L.
Author_Institution :
University of Bath, School of Electrical Engineering, Bath, UK
Volume :
119
Issue :
8
fYear :
1972
fDate :
8/1/1972 12:00:00 AM
Firstpage :
1119
Lastpage :
1128
Abstract :
The potential future use of threshold-logic gates as an alternative to Boolean gates depends on the ability to synthetise given Boolean problems in an economical threshold-gate form. Mapping techniques for the engineering of threshold-logic networks are presented in the paper, based on the property that all linearly separable (threshold) functions are characterised by particular patterns when plotted on Karnaugh-map layouts. The canonic characteristic-vector, or Chow-parameter, tabulations are used to derive and catalogue the map patterns that are allowable. The advantage of this approach is that a visual buildup of the synthesis is maintained, thus enabling both completely and incompletely specified networks to be handled. Threshold gates of specific capabilities, as well as universal gates, may be incorporated in the procedures.
Keywords :
logic design; threshold logic; Karnaugh mapping; threshold logic network synthesis;
fLanguage :
English
Journal_Title :
Electrical Engineers, Proceedings of the Institution of
Publisher :
iet
ISSN :
0020-3270
Type :
jour
DOI :
10.1049/piee.1972.0213
Filename :
5251892
Link To Document :
بازگشت