Title :
Experimental determination of the maximum post-process annealing temperature for standard CMOS wafers
Author :
Sedky, Sherif ; Witvrouw, Ann ; Bender, Hugo ; Baert, Kris
Author_Institution :
Fac. of Eng., Cairo Univ., Giza, Egypt
fDate :
2/1/2001 12:00:00 AM
Abstract :
This paper reports on the experimental determination of the maximum post-process annealing temperature for standard 0.35 μm CMOS wafers with aluminum based interconnections and tungsten plugs, without introducing significant modifications to their standard characteristics. The impact of increasing the post-processing temperature from 475°C to 575°C, for periods varying between 30 and 90 min, on both the front and back end is analyzed. 0.35 μm CMOS technologies with different Al alloys, Al-1wt%Si-0.5wt%Cu (AlSiCu) or Al-0.5wt%Cu (AlCu), and different back end structures are considered. It is illustrated that the maximum annealing temperature is a function of the structure and composition of the interconnection layers and their maximum allowable resistance increase. It is also demonstrated that the transistor characteristics, the silicide quality and the leakage currents are as good as unaffected by annealing for 90 min at temperatures up to 525°C
Keywords :
CMOS integrated circuits; aluminium alloys; annealing; integrated circuit interconnections; leakage currents; micromechanical devices; process control; tungsten; 0.35 mum; 30 to 90 min; 475 to 575 C; Al alloys; AlCu; AlSiCu; MEMS; aluminum based interconnections; annealing period; back end structures; interconnection layer composition; interconnection layer structure; leakage currents; maximum allowable resistance increase; maximum post-process annealing temperature; silicide quality; standard CMOS wafers; transistor characteristics; tungsten plugs; Aluminum alloys; Annealing; CMOS process; CMOS technology; Costs; Manufacturing processes; Micromechanical devices; Plugs; Temperature; Tungsten;
Journal_Title :
Electron Devices, IEEE Transactions on