DocumentCode :
1438889
Title :
Multiple layers of CMOS integrated circuits using recrystallized silicon film
Author :
Chan, Victor W.C. ; Chan, Philip C.H. ; Chan, Mansun
Author_Institution :
Dept. of Electr. & Electron. Eng., Hong Kong Univ. of Sci. & Technol., China
Volume :
22
Issue :
2
fYear :
2001
Firstpage :
77
Lastpage :
79
Abstract :
This letter presents a method to fabricate high performance three-dimensional (3-D) integrated circuits based on the conventional CMOS SOI technology. The first layer of transistors is fabricated on SOI and the second layer is fabricated on large-grain polysilicon-on-insulator (LPSOI), using oxide as the interlayer dielectric. The LPSOI film is formed by the recrystallization of amorphous silicon through metal induced lateral crystallization (MILC). The grain size obtained by the LPSOI process is much larger than the transistors and the transistor performance is similar to those fabricated on the SOI layer. Three-dimensional (3-D) CMOS inverters have been demonstrated with p-channel devices stacking over the n-channel ones.
Keywords :
CMOS integrated circuits; MOSFET; grain size; logic gates; recrystallisation annealing; silicon-on-insulator; 1 hour; 3-D CMOS inverters; 3-D integrated circuits; 900 C; CMOS SOI technology; LPSOI; Si-SiO/sub 2/; amorphous Si recrystallization; grain size; large-grain polysilicon-on-insulator; metal induced lateral crystallization; multiple layers; nMOSFET; oxide interlayer dielectric; p-channel devices; pMOSFET; transistor performance; Amorphous silicon; CMOS integrated circuits; CMOS technology; Crystallization; Dielectrics; Grain size; Integrated circuit technology; Inverters; Semiconductor films; Stacking;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/55.902837
Filename :
902837
Link To Document :
بازگشت