Title :
Physical Model of the Junctionless UTB SOI-FET
Author :
Gnani, Elena ; Gnudi, Antonio ; Reggiani, Susanna ; Baccarani, Giorgio
Author_Institution :
Univ. of Bologna, Bologna, Italy
fDate :
4/1/2012 12:00:00 AM
Abstract :
In this paper, we model the electrical properties of a junctionless (JL) ultrathin-body silicon-on-insulator field-effect transistor (SOI-FET), which has been proposed as a possible alternative to the junction-based SOI-FET. The model is based on improved depletion approximation, which provides a very accurate solution of Poisson´s equation and allows for the computation of the substrate, as well as the Si-body lower- and upper-surface potentials by an iterative procedure, which accounts for the back-oxide (BOX) charge and thickness and the potential drop within the substrate. The drain current is then computed versus gate, drain, and substrate voltages via integral expression and validated by comparison with technology computer-aided design simulation results. Analytical models of the field-effect-transistor threshold voltage and subthreshold slope are worked out against the substrate voltage, highlighting the effect of the substrate doping and BOX thickness on the aforementioned parameters. In essence, this work provides the physical background for better understanding of the JL SOI-FET and its assessment for logic applications.
Keywords :
Poisson equation; field effect transistors; iterative methods; semiconductor device models; silicon-on-insulator; surface potential; BOX charge; BOX thickness; JL SOI-FET; Poisson´s equation; back-oxide charge; depletion approximation; drain current; drain voltages; electrical property; field-effect-transistor threshold voltage; gate voltages; integral expression; iterative procedure; junction-based SOI-FET; junctionless UTB SOI-FET; junctionless ultrathin-body silicon-on-insulator field-effect transistor; logic applications; lower-surface potentials; physical background; physical model; substrate doping; substrate voltages; subthreshold slope; technology computer-aided design simulation; upper-surface potentials; Electric potential; Equations; Logic gates; Mathematical model; Silicon; Substrates; Threshold voltage; Depletion-mode field-effect transistor (FET); junctionless field-effect transistor (JL-FET); silicon on insulator field-effect transistor (SOI-FET); subthreshold slope;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2011.2182353