DocumentCode :
1440457
Title :
Design Techniques and Architectures for Low-Leakage SRAMs
Author :
Calimera, Andrea ; Macii, Alberto ; Macii, Enrico ; Poncino, Massimo
Author_Institution :
Dipt. di Autom. e Inf., Politec. di Torino, Torino, Italy
Volume :
59
Issue :
9
fYear :
2012
Firstpage :
1992
Lastpage :
2007
Abstract :
In high performance Systems-on-Chip, leakage power consumption has become comparable to the dynamic component, and its relevance increases as technology scales. These trends are even more evident for memory devices, for two main reasons. First, memories have historically been designed with performance as the primary figure of merit; therefore, they are intrinsically non power-efficient structures. Second, memories are accessed in small chunks, thus leaving the vast majority of the memory cells unaccessed for a large fraction of the time. In this paper, we present an overview of the techniques proposed both in the academic and in the industrial domain for minimizing leakage power, and in particular, the subthreshold component, in SRAMs. The surveyed solutions range from cell-level techniques to architectural solutions suitable to system-level design.
Keywords :
CMOS memory circuits; SRAM chips; electrical faults; integrated circuit design; logic design; SRAM design techniques; cell level techniques; leakage power minimization; low leakage SRAM architecture; memory device; subthreshold component; system level design; systems-on-chip; Calibration; Leakage current; Logic gates; Power demand; Random access memory; Subthreshold current; Transistors; Caches; leakage; memories; power; power management; standby; sub-threshold;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2012.2185303
Filename :
6145723
Link To Document :
بازگشت