DocumentCode :
1440676
Title :
Scheduling Wafer Lots on Diffusion Machines in a Semiconductor Wafer Fabrication Facility
Author :
Kim, Yeong-Dae ; Joo, Byung-Jun ; Choi, So-Young
Author_Institution :
Dept. of Ind. Eng., Korea Adv. Inst. of Sci. & Technol., Daejeon, South Korea
Volume :
23
Issue :
2
fYear :
2010
fDate :
5/1/2010 12:00:00 AM
Firstpage :
246
Lastpage :
254
Abstract :
This paper focuses on the problem of scheduling wafer lots on diffusion workstations in a semiconductor wafer fabrication facility. In a diffusion workstation, there are multiple identical machines, and each of them can process a (limited) number of wafer lots at a time. Wafer lots can be classified into several product families, and wafer lots that belong to the same product family can be processed together as a batch. Processing times and setup times for wafer lots of the same product family are the same, but ready times of the wafer lots (at the diffusion workstation) may be different. We present several heuristic algorithms for the problem with the objective of minimizing total tardiness. For evaluation of performance of the suggested algorithms, a series of computational experiments is performed on randomly generated test problems. Results show that the suggested algorithms perform better than algorithms currently used in practice.
Keywords :
scheduling; semiconductor device manufacture; diffusion machine; heuristic algorithm; semiconductor wafer fabrication facility; wafer lots scheduling; Diffusion; heuristics; scheduling; tardiness; wafer fabrication;
fLanguage :
English
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
Publisher :
ieee
ISSN :
0894-6507
Type :
jour
DOI :
10.1109/TSM.2010.2045666
Filename :
5430981
Link To Document :
بازگشت