Title :
On the Reliability of Computational Structures Using Majority Logic
Author :
Han, Jie ; Boykin, Erin R. ; Chen, Hao ; Liang, Jinghang ; Fortes, José A B
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Alberta, Edmonton, AB, Canada
Abstract :
The importance of the reliability of majority-based structures stems from their use in both conventional fault-tolerant architectures and emerging nanoelectronic systems. In this paper, analytical models are developed in order to gain a better understanding of the reliability of majority logic in these contexts. A minimally biased input scenario for N-input majority gates ( N odd) occurs when only a minimal majority of the inputs are in consensus. In a tree of gates with these inputs, this paper determines 1) that any nonzero error rate of the majority gates and/or of its initial inputs will result in an unreliable output and 2) that the use of majority gates with a larger number of inputs leads to a less reliable structure. These results are extended to N-input minority gates for odd N. Although these findings are based on tree structures, their implications to circuit design are explored by investigating several fault-tolerant and nanoelectronic architectures. The simulation results show that the increased probability of error in nanoscale devices may impose serious constraints on the reliability of emerging nanoelectronic circuits, as well as their fault-tolerant counterparts. The worst case reliability must be accounted for in a fault-tolerant design to ensure reliable operation.
Keywords :
error statistics; fault tolerance; integrated circuit reliability; logic design; logic gates; nanoelectronics; trees (mathematics); N-input majority gates; N-input minority gates; circuit design; computational structures reliability; conventional fault-tolerant architectures; emerging nanoelectronic systems; error probability; fault-tolerant counterparts; fault-tolerant design; majority logic; majority-based structures; minimal majority; minimally biased input scenario; nanoelectronic architectures; nanoelectronic circuits; nanoscale devices; nonzero error rate; reliable operation; reliable structure; tree structures; worst case reliability; Equations; Error analysis; Error probability; Integrated circuit reliability; Logic gates; Mathematical model; Majority logic; nanoelectronics; quantum-dot cellular automata (QCA); reliability; triple/ $N$-tuple modular redundancy (TMR/NMR);
Journal_Title :
Nanotechnology, IEEE Transactions on
DOI :
10.1109/TNANO.2011.2111460