DocumentCode :
1442750
Title :
Accurate statistical process variation analysis for 0.25-μm CMOS with advanced TCAD methodology
Author :
Sato, Hisako ; Kunitomo, Hisaaki ; Tsuneno, Katsumi ; Mori, Kazutaka ; Masuda, Hiroo
Author_Institution :
Device Dev. Center, Hitachi Ltd., Tokyo, Japan
Volume :
11
Issue :
4
fYear :
1998
fDate :
11/1/1998 12:00:00 AM
Firstpage :
575
Lastpage :
582
Abstract :
Effects of statistical process variation on the 0.25-μm CMOS performance have been accurately characterized by using a new calibrated TCAD methodology. To conduct the variation analysis, a series of TCAD simulations was conducted on the basis of DoE (design of experiments) with optimum variable transformations, which resulted in RSF´s (response surface functions) for threshold voltage (Vth) and saturation drain current (Ids). A new global calibration of the RSF model based on experimental data gives excellent accuracy within 0.02 V error in Vth and 3% error in Ids. Using calibrated RSF, statistical process variation effects on the device characteristics have been quantitatively evaluated for each process recipe. It is found that variation of the gate-oxide formation process shows the most significant effect on the NMOS ΔIds in the production process. Furthermore we have designed an optimized 0.25-μm CMOS process and device on the basis of the RSF and also predicted the process variation effects on the device performance. It is shown that the Vth and Ids variations of the 0.25-μm CMOS exhibit less than 10% Ids variation in the production level process, which is similar to the value of 0.35-μm CMOS experimental data. Additional TCAD simulations for MOS model parameter generation of the 0.25-μm device was also conducted to allow circuit-designers to use predictive worst case circuit design parameters before experimental chip fabrication
Keywords :
CMOS integrated circuits; calibration; circuit CAD; design of experiments; integrated circuit design; integrated circuit modelling; large scale integration; sensitivity analysis; technology CAD (electronics); 0.25 micron; CMOS; MOS model parameter generation; calibrated TCAD methodology; design of experiments; gate-oxide formation process; global calibration; optimum variable transformations; predictive worst case circuit design parameters; production level process; response surface functions; saturation drain current; statistical process variation analysis; threshold voltage; Analytical models; CMOS process; Calibration; Circuit simulation; Design optimization; MOS devices; Predictive models; Production; Response surface methodology; Threshold voltage;
fLanguage :
English
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
Publisher :
ieee
ISSN :
0894-6507
Type :
jour
DOI :
10.1109/66.728554
Filename :
728554
Link To Document :
بازگشت