DocumentCode :
1445776
Title :
Effects of Bonding Parameters on the Reliability of Fine-Pitch Cu/Ni/SnAg Micro-Bump Chip-to-Chip Interconnection for Three-Dimensional Chip Stacking
Author :
Lu, Su-Tsai ; Juang, Jing-Ye ; Cheng, Hsien-Chie ; Tsai, Yu-Ming ; Chen, Tai-Hong ; Chen, Wen-Hwa
Author_Institution :
Electron. & Optoelectron. Res. Labs., Ind. Technol. Res. Inst., Hsinchu, Taiwan
Volume :
12
Issue :
2
fYear :
2012
fDate :
6/1/2012 12:00:00 AM
Firstpage :
296
Lastpage :
305
Abstract :
As the demands for portable electronic products increase, through-silicon-via (TSV)-based three-dimensional integrated-circuit (3-D IC) integration is becoming increasingly important. Micro-bump-bonded interconnection is one approach that has great potential to meet this requirement. In this paper, a 30-μm pitch chip-to-chip (C2C) interconnection with Cu/Ni/SnAg micro bumps was assembled using the gap-controllable thermal bonding method. The bonding parameters were evaluated by considering the variation in the contact resistance after bonding. The effects of the bonding time and temperature on the IMC thickness of the fabricated C2C interconnects are also investigated to determine the correlation between its thickness and reliability performance. The reliability of the C2C interconnects with the selected underfill was studied by performing a -55°C- 125°C temperature cycling test (TCT) for 2000 cycles and a 150°C high-temperature storage (HTS) test for 2000 h. The interfaces of the failed samples in the TCT and HTS tests are then inspected by scanning electron microscopy (SEM), which is utilized to obtain cross-sectional images. To validate the experimental results, finite-element (FE) analysis is also conducted to elucidate the interconnect reliability of the C2C interconnection. Results show that consistent bonding quality and stable contact resistance of the fine-pitch C2C interconnection with the micro bumps were achieved by giving the appropriate choice of the bonding parameters, and those bonded joints can thus serve as reliable interconnects for use in 3-D chip stacking.
Keywords :
bonding processes; copper; finite element analysis; integrated circuit metallisation; integrated circuit reliability; microfabrication; nickel; scanning electron microscopy; three-dimensional integrated circuits; tin compounds; 3-D chip stacking; 3D IC integration; C2C interconnection; Cu-Ni-SnAg; FE analysis; HTS; IMC thickness; SEM; TCT; TSV; bonding parameter effect; cross-sectional images; fine-pitch microbump chip-to-chip interconnection; finite-element analysis; gap-controllable thermal bonding method; high-temperature storage test; reliability; scanning electron microscopy; temperature cycling test; three-dimensional chip stacking; through-silicon-via-based three-dimensional integrated-circuit integration; Bonding; Copper; Integrated circuit interconnections; Nickel; Reliability; Stacking; Three dimensional displays; Chip-to-chip (C2C); gap-controllable thermal bonding (GTB) method; micro bump; reliability; three-dimensional (3-D) chip stacking;
fLanguage :
English
Journal_Title :
Device and Materials Reliability, IEEE Transactions on
Publisher :
ieee
ISSN :
1530-4388
Type :
jour
DOI :
10.1109/TDMR.2012.2187449
Filename :
6151079
Link To Document :
بازگشت