DocumentCode :
1445965
Title :
A Table-Based Approach to Study the Impact of Process Variations on FinFET Circuit Performance
Author :
Thakker, Rajesh A. ; Sathe, Chaitanya ; Baghini, Maryam Shojaei ; Patil, Mahesh B.
Author_Institution :
Dept. of Electr. Eng., Indian Inst. of Technol., Bombay, India
Volume :
29
Issue :
4
fYear :
2010
fDate :
4/1/2010 12:00:00 AM
Firstpage :
627
Lastpage :
631
Abstract :
This paper presents a novel table-based approach for efficient statistical analysis of Finfield effect transistor circuits. The proposed approach uses a new scheme for interpolation of look-up tables (LUTs) with respect to process parameters. The effect of various process parameters, viz., channel length, fin width, and effective oxide thickness is studied for three circuits: buffer chain, static random access memory cell, and high-gain low-voltage op-amp. Compared to mixed-mode (device-circuit) simulation, the proposed LUT-based approach is shown to be much faster, thus making it practically a feasible and attractive option for variability analysis especially for emerging technologies where compact models are not available for circuit simulation.
Keywords :
MOSFET; circuit simulation; interpolation; operational amplifiers; statistical analysis; table lookup; FinFET circuit performance; Finfield effect transistor circuits; buffer chain; channel length; fin width; high-gain low-voltage op-amp; interpolation; look-up tables; process variations; static random access memory cell; statistical analysis; table-based approach; Analytical models; Circuit optimization; Circuit simulation; Computational modeling; FETs; FinFETs; Interpolation; MOSFETs; Statistical analysis; Table lookup; FinFET; look-up table; look-up table interpolation; process variation study;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2010.2042899
Filename :
5433746
Link To Document :
بازگشت