DocumentCode :
1446907
Title :
Probabilistic modeling and fault analysis in sequential logic using computer simulation
Author :
Das, Sunil R. ; Jone, Wen B ; Wong, K.L.
Author_Institution :
Inst. of Comput. Eng., Nat. Chiao Tung Univ., Hsinchu
Volume :
20
Issue :
2
fYear :
1990
Firstpage :
490
Lastpage :
498
Abstract :
The problem of detecting permanent faults in sequential circuits by random testing is analyzed utilizing a continuous parameter Markov model. Given a sequential circuit with certain stuck faults specified, the original state table and its error version can be readily derived from an analysis of the circuit under fault-free and faulty conditions, respectively. By simulation of these two tables on a computer, the parameters of the desired Markov model can be obtained. The approach does not require formulation of a product state table corresponding to the fault-free state table and its faulty version, which is rather difficult, when dealing with large circuits. For a specified confidence degree, it is easy to derive the parameters of the model and to calculate the required lengths of random test patterns or the maximum testing time. A complete mathematical analysis of the model is given. It provides insight into the nature of faults in relation to random testing and the associated confidence degree
Keywords :
Markov processes; digital simulation; failure analysis; fault location; logic CAD; logic testing; Markov model; computer simulation; fault analysis; logic testing; probabilistics modelling; sequential logic; Circuit analysis; Circuit faults; Circuit testing; Computational modeling; Computer errors; Electrical fault detection; Fault detection; Probabilistic logic; Sequential analysis; Sequential circuits;
fLanguage :
English
Journal_Title :
Systems, Man and Cybernetics, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9472
Type :
jour
DOI :
10.1109/21.52558
Filename :
52558
Link To Document :
بازگشت