DocumentCode :
1447948
Title :
Healing of DSP Circuits Under Power Bound Using Post-Silicon Operand Bitwidth Truncation
Author :
Narasimhan, Seetharam ; Kunaparaju, Keerthi ; Bhunia, Swarup
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Case Western Reserve Univ., Cleveland, OH, USA
Volume :
59
Issue :
9
fYear :
2012
Firstpage :
1932
Lastpage :
1941
Abstract :
Increasing device parameter variations in nanometer CMOS technologies cause large spread in circuit parameters such as delay and power, leading to parametric yield loss. For digital signal processing (DSP) hardware, variations in circuit parameters can significantly affect the quality of service (QoS). Existing post-silicon calibration and repair approaches rely on adaptation of circuit operating parameters such as voltage, frequency, or body bias and typically incur large delay or power overhead. This paper presents a novel low-overhead approach of healing DSP chips by commensurately truncating the operand width based on their process shifts. The proposed approach exploits the fact that critical timing paths in typical DSP datapaths originate from the least significant bits. Hence, truncation of these bits, by setting them at constant values, can effectively reduce the delay of a unit, thereby avoiding delay failures. The proposed technique is applied to two common DSP blocks, namely discrete cosine transform (DCT) and finite impulse response (FIR) filter. Simulation results show significant reduction in critical path delay along with a graceful degradation in the QoS. They also show large improvement in manufacturing yield (41.6%) with up to 5X savings in power compared to existing approaches such as voltage scaling and body biasing.
Keywords :
CMOS integrated circuits; FIR filters; digital signal processing chips; discrete cosine transforms; failure analysis; nanoelectronics; quality of service; DCT; DSP circuit healing; DSP datapaths; FIR filter; QoS; body biasing; circuit operating parameters; critical path delay; delay failures; device parameter variations; digital signal processing hardware; discrete cosine transform; finite impulse response filter; low-overhead approach; nanometer CMOS technology; parametric yield loss; post-silicon calibration; post-silicon operand bitwidth truncation; power bound; quality of service; repair approaches; voltage scaling; Delay; Digital signal processing; Discrete cosine transforms; Logic gates; Quality of service; Transistors; Digital signal processing (DSP); operand truncation; post-silicon repair; quality of service; yield improvement;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2011.2180447
Filename :
6151873
Link To Document :
بازگشت