DocumentCode :
1449598
Title :
New Design of 2 \\times VDD-Tolerant Power-Rail ESD Clamp Circuit for Mixed-Voltage I/O Buffers in 65-nm CMOS Technology
Author :
Yeh, Chih-Ting ; Ker, Ming-Dou
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
59
Issue :
3
fYear :
2012
fDate :
3/1/2012 12:00:00 AM
Firstpage :
178
Lastpage :
182
Abstract :
A new 2 VDD-tolerant power-rail electrostatic discharge (ESD) clamp circuit realized with only thin gate oxide 1-V (1 VDD) devices and a silicon-controlled rectifier (SCR) as the main ESD clamp device has been proposed and verified in a 65-nm CMOS process. This new design has a low standby leakage current by reducing the voltage difference across the gate oxide of the devices in the ESD detection circuit. The proposed design with an SCR width of 50 can achieve a 6.5-kV human-body-model ESD level, a 300-V machine-model ESD level, and a low standby leakage current of only 103.7 nA at room temperature under the normal circuit operating condition with 1.8 V bias.
Keywords :
CMOS integrated circuits; buffer circuits; clamps; electrostatic devices; electrostatic discharge; leakage currents; thyristors; CMOS technology; ESD detection circuit; VDD-tolerant power-rail ESD clamp circuit; electrostatic discharge; human-body-model ESD level; low standby leakage current; machine-model ESD level; mixed-voltage I/O buffers; silicon-controlled rectifier; size 65 nm; temperature 293 K to 298 K; thin gate oxide devices; voltage 1 V; voltage 1.8 V; voltage 300 V; voltage 6.5 kV; voltage difference reduction; CMOS integrated circuits; CMOS technology; Clamps; Electrostatic discharges; Leakage current; Logic gates; Thyristors; Electrostatic discharge (ESD); holding voltage; mixed-voltage I/O buffers; power-rail ESD clamp circuit;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2012.2184372
Filename :
6153054
Link To Document :
بازگشت