DocumentCode :
1450481
Title :
Maximum-likelihood based lock detectors for M-PSK carrier phase tracking loops
Author :
Ramakrishnan, Balasubramanian
Author_Institution :
MITRE Corp., Bedford, MA, USA
Volume :
48
Issue :
4
fYear :
2012
Firstpage :
242
Lastpage :
244
Abstract :
Carrier phase synchronisation is essential for coherent communications. Receivers typically use digital phase-locked loops (DPLLs) to acquire the carrier phase. The lock range of DPLLs, i.e. the range of frequency offsets that they can acquire, is usually significantly less than the initial frequency uncertainty in typical systems. Hence, acquisition is achieved by sweeping through the frequency uncertainty range, and stopping the sweep when the DPLL acquires the signal. Since the transmitted data symbols are in general unknown, successful acquisition is determined by a non-data aided carrier lock detector (CLD). In this reported work, a maximum-likelihood based CLD is derived which has low implementation complexity, and is better than existing CLDs while being impervious to errors in the receive Automatic Gain Control (AGC).
Keywords :
automatic gain control; circuit complexity; digital phase locked loops; maximum likelihood estimation; phase detectors; phase shift keying; synchronisation; AGC; DPLL; M-PSK carrier phase tracking loops; M-ary phase shift keyed symbols; automatic gain control; carrier phase synchronisation; coherent communications; digital phase locked loops; frequency offsets; frequency uncertainty; low implementation complexity; maximum likelihood based lock detectors; nondata aided carrier lock detector; transmitted data symbols;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2011.2902
Filename :
6153214
Link To Document :
بازگشت