DocumentCode :
1451009
Title :
Computing the entire active area/power consumption versus delay tradeoff curve for gate sizing with a piecewise linear simulator
Author :
Berkelaar, Michel R C M ; Buurman, Pim H W ; Jess, Jochen A G
Author_Institution :
Eindhoven Univ. of Technol., Netherlands
Volume :
15
Issue :
11
fYear :
1996
fDate :
11/1/1996 12:00:00 AM
Firstpage :
1424
Lastpage :
1434
Abstract :
The gate sizing problem is the problem of finding load drive capabilities for all gates in a given Boolean network such, that a given delay limit is kept, and the necessary cost in terms of active area usage and/or power consumption is minimal. This paper describes a way to obtain the entire cost versus delay tradeoff curve of a combinational logic circuit in an efficient way. Every point on the resulting curve is the global optimum of the corresponding gate sizing problem. The problem is solved by mapping it onto piecewise linear models in such a way, that a piecewise linear (circuit) simulator can do the job. It is shown that this setup is very efficient, and can produce tradeoff curves for large circuits (thousands of gates) in a few minutes. Benchmark results for the entire set of MCNC ´91 two-level examples are given
Keywords :
circuit analysis computing; combinational circuits; delays; logic CAD; logic design; piecewise-linear techniques; Boolean network; active area; combinational logic circuit; delay; gate sizing; global optimum; load drive; piecewise linear simulator; power consumption; tradeoff curve; Circuit simulation; Combinational circuits; Computational modeling; Costs; Delay; Energy consumption; Helium; Heuristic algorithms; Logic gates; Piecewise linear techniques;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.543774
Filename :
543774
Link To Document :
بازگشت